# AHB2APB BRIDGE DESIGN

## By-Diksha Jain

#### WHAT IS AHB2APB?

- 1. AHB (Advanced High-performance Bus) to APB (Advanced Peripheral Bus) bridge is a hardware component that facilitates communication between high-performance and peripheral buses in a system-on-chip (SoC) design, enabling efficient data transfer between different subsystems.
- 2. AHB2APB is a bridge protocol in the ARM Advanced Microcontroller Bus Architecture (AMBA) developed by companies like QUALCOMM.

#### AMBA BASED MICROCONTROLLER?



Fig: Design of AMBA based AHB2APB bridge

- A bridge communicates between :
  High frequency (AHB) → Low frequency (APB)
- 2. High-Frequency Components: Processor cores (CPU/GPU), high-speed memory interfaces
- 3. Low-Frequency Components: Peripheral interfaces (APB), communication interfaces (UART, SPI, I2C), wireless modules (Bluetooth, Wi-Fi)

#### FIRST PROCESSES ARCHITECTURE?



Fig 3. implementation of high performance bus

#### **SOFTWARE USED?**

- ModelSim is a hardware description language (HDL) simulation and debugging tool. It is widely used for simulating and verifying designs described in languages like VHDL and Verilog.
- 2. Quartus Prime is an integrated development environment (IDE) provided by Intel for designing, simulating, and programming FPGAs (Field-Programmable Gate Arrays).

#### STEPS?

- 1. Verilog code and waveform generation on model sim for :
  - a) AHB slave interface.v, AHB\_slave\_interface\_tb.v
  - b) APB controller.v, APB controller tb.v
  - c) Interface AHB
  - d) Interface\_APB
  - e) Top\_Bridge.v , Top\_Bridge\_tb.v (combing the 2 sub-blocks i.e AHB\_slave\_interface and APB\_controller)
- 2. Designing on quarts prime

NOTE: While saving the Verilog code save in working directory of Verilog code and testbench carefully

### **CONCEPT BEHIND LOGIC USED**

A Finite State Machine (FSM) diagram is a visual representation of the different states and transitions that a system undergoes. It illustrates the control logic that manages the communication between the AHB and APB.

- 1. **ST\_IDLE**: Initial state, awaiting a request from either AHB or APB for data transfer.
- 2. **ST\_WWAIT:** Waiting state during a write operation, allowing time for necessary operations to complete.
- 3. **ST\_WRITE:** State for initiating and managing the write operation from AHB to APB.
- 4. **ST\_WRITEP:** State for processing and completing a write operation, acknowledging data reception from AHB.
- 5. **ST\_WENABLE:** State for enabling the write operation, preparing for data transfer from AHB to APB.
- 6. **ST\_WENABLEP:** State for processing and enabling a write operation, confirming the availability of data for transfer.
- 7. **ST\_READ:** State for initiating and managing the read operation from APB to AHB.
- 8. **ST\_REANBLE:** State for processing and enabling a read operation, confirming data availability for transfer to AHB.



Fig 3. APB controller

## **Protocol**

The AHB to APB (Advanced High-performance Bus to Advanced Peripheral Bus) bridge protocol typically involves:

- 1. AHB master initiates a transaction.
- 2. AHB to APB bridge converts AHB signals to APB signals.
- 3. APB slave responds to the transaction.
- 4. Bridge translates AHB address and data to corresponding APB signals.
- 5. Bridge manages bus protocols, timing, and potential signal width differences.

## **Block Diagram**



Fig4: block diagram of AHB2APB

## **Synthesis**



Fig5: Bridge Top Design / Top module block diagram

# **Output waveforms**



Fig 6(a): Single read





Fig 6(b): Single write

